DS2141A , DS2143 , DS2151 , DS

通信设计应用

63人已加入

描述

Abstract: This application note describes how the DS2141A, DS2143, DS2151, and DS2153 interface to the Siemens PEB2045. This note also shows waveforms and timing diagrams of different pins that are used for interfacing to the PEB2045.

PEB2045

Notes:
  1. The PEB2045 is operated in the 4 MHz standard configuration mode.
  2. Gates #1 and #2 are used to condition the frame sync to meet the timing requirements of the PEB2045.
  3. Both the transmit and receive elastic stores in the DS2141A, DS2151 are enabled; the DS2143, DS2153 only need the receive side elastic store enabled.
  4. The DS2141A, DS2151 is set up to output a frame sync at the RSYNC and TSYNC pins while the DS2143, DS2153 is set up to output a frame sync at RSYNC and input a frame sync at TSYNC.
  5. The DS2141A, DS2143, DS2151 and DS2153 is set up for SYSCLK operation of 2.048 MHz.
  6. The elastic stores provide controlled slip operation.
  7. In "looped-timed" applications, close switch 1 and open switch 2.
  8. In applications that cannot handle controlled slips, close switches 1 and 4 and open switches 2 and 3.
  9. In DS2151 and DS2153 applications, the line interface block is included onboard the device.
  10. Timing between the devices is shown below:
PEB2045

打开APP阅读更多精彩内容
声明:本文内容及配图由入驻作者撰写或者入驻合作网站授权转载。文章观点仅代表作者本人,不代表电子发烧友网立场。文章及其配图仅供工程师学习之用,如有内容侵权或者其他违规问题,请联系本站处理。 举报投诉

全部0条评论

快来发表一下你的评论吧 !

×
20
完善资料,
赚取积分